# Delay Time Analysis for 0.4- to 5-μm-Gate InAlAs-InGaAs HEMT's

TAKATOMO ENOKI, KUNIHIRO ARAI, AND YASUNOBU ISHII

Abstract—InAlAs-InGaAs HEMT's with 0.4- to 5- $\mu$ m gate lengths have been fabricated and a maximum  $f_T$  of 84 GHz has been obtained by a 0.4- $\mu$ m-gate-length device. Simple analysis of their delay times is carried out. The gradual channel approximation with the field-dependent mobility model with  $E_c$  of 5 kV/cm holds for long-channel devices ( $L_g > 2~\mu$ m). The saturated velocity model with the saturated velocity of 2.7  $\times$  10<sup>7</sup> cm/s holds for short-channel devices ( $L_g < 1~\mu$ m).

#### I. Introduction

InP-based InAlAs-InGaAs HEMT's have demonstrated excellent high-frequency and low-noise performance. Mishra et al. reported a 250-GHz cutoff frequency using 0.12-µm-gate HEMT's [1]. Thus, this material system is promising for high-frequency and low-noise devices.

These high performances are generally explained by the high sheet carrier density and superior electron transport properties. In this report, we decompose the total delay times into transit times and charging times for fabricated InAlAs-InGaAs HEMT's with 0.4- to  $5-\mu m$  gates for the first time, and discuss electron transports for long-channel and short-channel devices.

### II. DEVICE STRUCTURE AND PERFORMANCE

The  $\rm In_{0.52}Al_{0.48}As-In_{0.53}Ga_{0.47}As$  modulation-doped heterostructure utilized in this study is shown in Fig. 1. The structure was grown by molecular beam epitaxy on Fe-doped semi-insulating (100) InP substrates at a temperature of 540°C. The doping density for n+-InAlAs was 4  $\times$  10 $^{18}$  cm $^{-3}$ . The undoped InAlAs layer between two highly doped InAlAs layers is to enhance the Schottky barrier of the gate metal. The upper n+-InAlAs layer is designed to reduce the source and drain series resistance. The sheet resistance is 145  $\Omega$ /sq, and the carrier density and mobility of the two-dimensional electron gas under the gate metal were  $3.0\times10^{12}$  cm $^{-2}$  and 9800 cm $^2\cdot V^{-1}\cdot s^{-1}$  at 300 K, respectively.

The 0.4- to 5- $\mu$ m-gate-length devices with 150- $\mu$ m gate width were fabricated by conventional optical lithography. AuGe/Ni was used for source and drain ohmic contacts with a contact resistance of 0.14  $\Omega$  · mm. The gate region was recessed to a desired drain current by wet etching and metallized with Ti/Au.

The source series resistance was estimated to be 0.30  $\Omega \cdot$  mm from the results of TLM measurements. The extrinsic transconductance and drain conductance were 620 and 56

Manuscript received May 30, 1990; revised August 13, 1990. The authors are with NTT LSI Laboratories, 3-1, Morinosato Wakamiya, Atsugi-shi, Kanagawa, 243-10, Japan. IEEE Log Number 9040125.



Fig. 1.  $In_{0.52}Al_{0.48}As-In_{0.53}Ga_{0.47}As$  modulation-doped structure utilized in this study. The doping density of n<sup>+</sup>-InAlAs was  $4 \times 10^{18}$  cm<sup>-3</sup>. The Schottky contact was formed in the undoped InAlAs layer between two highly doped InAlAs layers.



Fig. 2. Gate-length dependence of the current-gain cutoff frequency  $f_T$ . A maximum  $f_T$  of 83.5 GHz was obtained by the device with a gate length of 0.4  $\mu m$  and a gate width of 150  $\mu m$ .

mS/mm, respectively. The estimated intrinsic transconductance is 760 mS/mm. Devices were characterized in the frequency region from 0.5 to 25.5 GHz on a Cascade RF probe station. The current gains  $h_{21}$  were extracted from the S parameters and the unity-current-gain cutoff frequency  $f_T$  was calculated by extrapolating at 6 dB/octave. Fig. 2 shows the gate-length dependence of  $f_T$ . A maximum  $f_T$  of 83.5 GHz was obtained by the 0.4- $\mu$ m-gate device. The  $f_T$  for the 0.5- $\mu$ m gate device was 68 GHz. These values are comparable to the best values reported for a half-micrometer-gate-length device.

# III. DISCUSSION

In order to discuss the intrinsic characteristics of devices, it is necessary to subtract the effect of parasitic elements, such as source and drain series resistances. According to the representation of  $f_T$  for an equivalent circuit model [2], we

0741-3106/90/1100-0502\$01.00 © 1990 IEEE



Fig. 3. Gate-length dependence of the intrinsic delay time  $(\tau_i)$  which was obtained by subtracting parasitic charging time  $(\tau_{s,d})$  from total delay time.

can derive the total delay time as

$$\tau_{\text{total}} = \frac{1}{2\pi f_T} = \frac{C_{gs} + C_{gd}}{g_m} \left( 1 + \frac{R_s + R_d}{R_{ds}} \right) + C_{gd} (R_s + R_d) \quad (1)$$

where  $g_m$  is the intrinsic transconductance,  $C_{gs}$  is the capacitance between the gate and the source,  $C_{gd}$  is the capacitance between the gate and the drain, and  $R_{ds}$  is the channel resistance. The first term of this equation represents the intrinsic delay time. The second term of (1) can be considered the parasitic charging time  $(\tau_{s,d})$  for  $C_{gd}$  through  $R_s$  and  $R_d$ . The  $R_s+R_d$  and  $C_{gd}$  can be derived from the TLM measurement and the imaginary part of the  $Y_{12}$  parameter, respectively. This delay time was about 0.13 ps at the biases where  $f_T$  was maximum. Thus, the intrinsic delay time was estimated by subtracting  $\tau_{s,d}$  from the total delay time. Fig. 3 shows the gate-length dependence of the  $\tau_i$ .

The  $\tau_{\rm transit}$  for the long-channel devices can be represented as

$$\tau_{\text{transit}} = \frac{L_g}{\mu E_c} + \frac{2L_g^2}{3\mu V_c} \tag{2}$$

employing the gradual channel approximation with the field-dependent mobility model [3] where

$$v(E) = \frac{\mu E}{1 + \frac{E}{E_c}} \tag{3}$$

and  $V_c$  is the channel potential drop,  $\mu$  is the low-field electron mobility, and  $E_c$  is the critical field. As shown in Fig. 3, it is apparent that the gradual channel approximation with the field-dependent mobility model holds for devices with gate lengths exceeding 2  $\mu$ m. The  $E_c$  of 4.9 kV/cm is obtained by fitting the delay times for the  $> 2-\mu$ m-gate-length devices using (2) and the measured low-field mobility of 9800 cm² · V<sup>-1</sup> · s<sup>-1</sup>. In the region of electric field strength below 5 kV/cm, the v-E curve represented as (3) agrees well with results obtained by the time-of-flight (TOF) method [4].



Fig. 4. Relationship between the intrinsic delay time and the reciprocal of the drain current density for 0.5- and 1- $\mu$ m-gate-length devices.  $V_{ds}$  was fixed at 1.25 V. The  $\tau_{transit}$ 's are 2.0 and 3.8 ps for 0.50- and 1.0- $\mu$ m-gate devices

On the other hand, the saturated velocity model holds for devices with gate lengths below 1  $\mu$ m. The  $\tau_i$  must be decomposed into the transit time of electrons ( $\tau_{\rm transit}$ ) and the channel charging time ( $\tau_{cc}$ ), i.e.,  $\tau_i = \tau_{\rm transit} + \tau_{cc}$ . These delay times can be divided by the drain-current dependence of the  $\tau_i$  as reported by Moll et al. [5]. Fig. 4 shows the relationship between the  $\tau_i$  and the reciprocal of the drain current density for 1- and 0.5- $\mu$ m-gate-length devices. The  $\tau_{\rm transit}$  is the linearly extrapolated delay time at  $W_g/I_d=0$  and the  $\tau_{cc}$  was the difference between the  $\tau_i$  and the  $\tau_{\rm transit}$ . The minimum  $\tau_{cc}$ 's are 0.34 and 0.62 ps for 0.5- and 1- $\mu$ m-gate-length devices, respectively. The  $\tau_{\rm transit}$ 's are 2.0 and 3.8 ps for 0.5- and 1- $\mu$ m-gate devices.

The relationship between  $\tau_{\rm transit}$  and electron transport for the short-channel device can be represented as

$$\tau_{\text{transit}} = \frac{L_g + \Delta L}{v_s} \tag{4}$$

in terms of the saturated velocity model where  $v_s$  is the saturated velocity of electrons and  $\Delta L$  is considered the spread of the depletion layer at the source and drain end of the gate. A  $\Delta L$  of 0.031  $\mu$ m and a  $v_s$  of 2.7  $\times$  107 cm/s are obtained by fitting these delay times using (4). This value of 2.7  $\times$  10<sup>7</sup> cm/s is higher by a factor of 1.5 than the steady-state electron velocity under the electric field strength of 12 kV/cm in InGaAs measured by TOF [4].

# IV. Conclusions

InP-based InAlAs-InGaAs HEMT's with 0.4- to 5- $\mu$ m gate lengths have been fabricated. Simple analysis of their delay times has been carried out. For devices with gate lengths exceeding 2  $\mu$ m, the gradual channel approximation utilizing the simple field-dependent mobility model holds and the critical field is estimated to be 4.9 kV/cm. For devices with gate lengths less than 1  $\mu$ m, the saturated velocity model holds and the saturated velocity is estimated to be 2.7  $\times$  10<sup>7</sup> cm/s. This value is higher by a factor of 1.5 than the steady-state electron velocity under the high-field strength.

## ACKNOWLEDGMENT

The authors would like to thank N. Shigekawa for his discussion on the electron transport and T. Tamamura for his

help in performing the lithography. They also wish to thank T. Ishibashi and K. Hirata for much helpful advice and encouragement.

#### REFERENCES

- U. K. Mishra et al., "Novel high performance self-aligned 0.15 micro long T-Gate AlInAs-GalnAs HEMTs," in IEDM Tech. Dig., 1989, p. 101.
  [2] P. J. Tasker and B. Hughes, "Importance of source and drain

- resistance to the maximum  $f_T$  in millimeter-wave MODFET's,"

  IEEE Electron Device Lett., vol. 10, p. 291, 1989.

  [3] S. M. Sze, Physics of Semiconductor Devices, 2nd ed. New York: Wiley, 1981.
- N. Shigekawa, T. Furuta, and K. Arai, "Time-of-flight measurement of electron velocity in an In<sub>0.52</sub>Al<sub>0.48</sub>As/In<sub>0.53</sub>Ga<sub>0.47</sub>As/In<sub>0.52</sub>Al<sub>0.48</sub>As double heterostructure," Appl. Phys. Lett., vol. 57, p. 67, 1990.
   M. Moll, M. B. Husseher, and A. Fischer College, "Phys. Lett.
- [5] N. Moll, M. R. Hueschen, and A. Fischer-Colbrie, "Pulse-doped AlGaAs/InGaAs pseudomorphic MODFET's," IEEE Trans. Elec-tron Devices, vol. 35, p. 879, 1988.